











TPS7A3401

SBVS163A -JUNE 2011-REVISED MAY 2015

# TPS7A3401 -20-V, -200-mA, Low-Noise Negative Voltage Regulator

#### **Features**

- Input Voltage Range: -3 V to -20 V
- - 80 μV<sub>RMS</sub> (10 Hz to 100 kHz)
- Power-Supply Ripple Rejection:
  - 50 dB (1 kHz)
  - ≥ 27 dB (10 Hz to 1 MHz)
- Adjustable Output: Approximately -1.18 V to -18 V
- Maximum Output Current: 200 mA
- Dropout Voltage: 500 mV at 100 mA
- Stable With Ceramic Capacitors ≥ 2.2 µF
- CMOS Logic-Level-Compatible Enable Pin
- Built-In, Fixed, Current Limit, and Thermal Shutdown Protection
- Available in High Thermal Performance MSOP-8 PowerPAD™ Package
- Operating Temperature Range: -40°C to 125°C

### Applications

- Cost-Effective Supply Rails for Op Amps, DACs, ADCs, and Other High-Precision Analog Circuitry
- Cost-Effective Post DC-DC Converter Regulation and Ripple Filtering

# 3 Description

The TPS7A3401 device is a negative, high-voltage (-20-V), low-noise linear regulator capable of sourcing a maximum load of 200 mA.

These linear regulators include a CMOS logic-levelcompatible enable pin. Other features available include built-in current limit and thermal shutdown protection to safeguard the device and system during fault conditions.

TPS7A3401 The is designed using bipolar technology, and is ideal for instrumentation applications where clean voltage rails are critical for improving system performance. This design makes it a cost-effective choice to power operational amplifiers, analog-to-digital converters digital-to-analog converters (DACs), and other analog circuitry.

In addition, the TPS7A3401 linear regulator is suitable for cost-effective, post DC-DC converter regulation. By filtering out the output voltage ripple inherent to DC-DC switching conversion, increased system performance is provided in instrumentation applications.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TPS7A3401   | HVSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Post DC-DC Converter Regulation**





# **Table of Contents**

| 1 | Features 1                           |    | 8.1 Application Information          |    |
|---|--------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                       |    | 8.2 Typical Application              | 13 |
| 3 | Description 1                        |    | 8.3 Do's and Don'ts                  | 1  |
| 4 | Revision History2                    | 9  | Power Supply Recommendations         | 15 |
| 5 | Pin Configuration and Functions3     | 10 | Layout                               | 16 |
| 6 | Specifications4                      |    | 10.1 Layout Guidelines               | 16 |
| • | 6.1 Absolute Maximum Ratings4        |    | 10.2 Layout Example                  | 16 |
|   | 6.2 ESD Ratings                      |    | 10.3 Thermal Considerations          | 17 |
|   | 6.3 Recommended Operating Conditions |    | 10.4 Power Dissipation               | 17 |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support     | 19 |
|   | 6.5 Electrical Characteristics       |    | 11.1 Device Support                  | 19 |
|   | 6.6 Typical Characteristics 7        |    | 11.2 Documentation Support           | 19 |
| 7 | Detailed Description                 |    | 11.3 Community Resource              | 19 |
| • | 7.1 Overview                         |    | 11.4 Trademarks                      | 19 |
|   | 7.2 Functional Block Diagram         |    | 11.5 Electrostatic Discharge Caution | 19 |
|   | 7.3 Feature Description              |    | 11.6 Glossary                        | 19 |
|   | 7.4 Device Functional Modes          | 12 | Mechanical, Packaging, and Orderable |    |
| 8 | Application and Implementation       |    | Information                          | 19 |

# 4 Revision History

# Changes from Original (June 2011) to Revision A

Page

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| • | Changed Pin Configuration and Functions section; updated table format                                                                                                                                                                                                               | 3 |
| • | Changed Thermal Information table; updated values                                                                                                                                                                                                                                   | 5 |
| • | Changed parametric symbol for current limit from $I_{LIM}$ to $I_{CL}$                                                                                                                                                                                                              | 5 |



# 5 Pin Configuration and Functions





# **Pin Functions**

| PIN      |            | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                    |
|----------|------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                    |
| OUT      | 1          | 0   | Regulator output. A capacitor ≥ 2.2 µF must be tied from this pin to ground to ensure stability.                                                                                                                                                                               |
| FB       | 2          | 1   | This pin is the feedback pin that sets the output voltage of the device.                                                                                                                                                                                                       |
| GND      | 3, 4, 6, 7 |     | Ground                                                                                                                                                                                                                                                                         |
| EN       | 5          | I   | This pin turns the regulator ON or OFF. If $V_{EN} \ge V_{EN(+HI)}$ or $V_{EN} \le V_{EN(-HI)}$ , the regulator is enabled. If $V_{EN(+LO)} \ge V_{EN} \ge V_{EN(-LO)}$ , the regulator is disabled. The EN pin can be connected to IN, if not used. $ V_{EN}  \le  V_{IN} $ . |
| IN       | 8          | I   | Input supply. A capacitor ≥ 2.2 µF must be tied from this pin to ground to ensure stability.                                                                                                                                                                                   |
| PowerPAD | _          |     | Must either be left floating or tied to GND. Solder to printed-circuit-board (PCB) plane to enhance thermal performance.                                                                                                                                                       |

Product Folder Links: TPS7A3401



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted). (1)

|             |                                            | MIN      | MAX       | UNIT |
|-------------|--------------------------------------------|----------|-----------|------|
|             | IN pin to GND pin                          | -22      | 0.3       |      |
|             | OUT pin to GND pin                         | -22      | 0.3       |      |
|             | OUT pin to IN pin                          | -0.3     | 22        |      |
|             | FB pin to GND pin                          | -2       | 0.3       |      |
| Voltage     | FB pin to IN pin                           | -0.3     | 22        | V    |
|             | EN pin to IN pin                           | -0.3     | 22        |      |
|             | EN pin to GND pin                          | -22      | 22        |      |
|             | NR/SS pin to IN pin                        | -0.3     | 22        |      |
|             | NR/SS pin to GND pin                       | -2       | 0.3       |      |
| Current     | Peak output                                | Internal | y limited |      |
| Tomporoturo | Operating virtual junction, T <sub>J</sub> | -40      | 125       | °C   |
| Temperature | Storage, T <sub>stg</sub>                  |          | 150       | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                               | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±1500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted).

|                  |                                | MIN       | NOM | MAX      | UNIT |
|------------------|--------------------------------|-----------|-----|----------|------|
| V <sub>IN</sub>  | Input supply voltage           | -20       |     | -3       | V    |
| V <sub>EN</sub>  | Enable supply voltage          | 0         |     | $V_{IN}$ | V    |
| V <sub>OUT</sub> | Output voltage                 | $V_{REF}$ |     | -18      | V    |
| I <sub>OUT</sub> | Output current                 | 0         |     | 200      | mA   |
| TJ               | Operating junction temperature | -40       |     | 125      | °C   |
| C <sub>IN</sub>  | Input capacitor                | 2.2       | 10  |          | μF   |
| C <sub>OUT</sub> | Output capacitor               | 2.2       | 10  |          | μF   |
| C <sub>FF</sub>  | Feed-forward capacitor         | 0         | 10  |          | nF   |
| R <sub>2</sub>   | Lower feedback resistor        |           |     | 237      | kΩ   |

Product Folder Links: TPS7A3401

ibinit Documentation Feedback

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                       |                                              | TPS7A3401    |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGN (HVSSOP) | UNIT |
|                       |                                              | 8 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 63.4         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance     | 53           | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 37.4         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 3.7          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 37.1         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance  | 13.5         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics

At  $T_J = -40^{\circ}\text{C}$  to 125°C,  $|V_{IN}| = |V_{OUT(nom)}| + 1$  V or  $|V_{IN}| = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 1$  mA,  $C_{IN} = 2.2$   $\mu\text{F}$ ,  $C_{OUT} = 2.2$   $\mu\text{F}$ , and the FB pin tied to OUT, unless otherwise noted. (1)

|                                                                    | PARAMETER                          | TEST CONDITIONS                                                                                                                                            | MIN      | TYP    | MAX       | UNIT              |
|--------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------|-------------------|
| V <sub>IN</sub>                                                    | Input voltage                      |                                                                                                                                                            | -20      |        | -3        | V                 |
| V <sub>REF</sub>                                                   | Internal reference                 | $T_J = 25$ °C, $V_{FB} = V_{REF}$                                                                                                                          | -1.202   | -1.184 | -1.166    | V                 |
| V <sub>OUT</sub>                                                   | Output voltage <sup>(2)</sup>      | $ V_{IN}  \ge  V_{OUT(nom)}  + 1 V$                                                                                                                        | -18      |        | $V_{REF}$ | V                 |
|                                                                    | Nominal accuracy                   | $T_J = 25^{\circ}C,  V_{IN}  =  V_{OUT(nom)}  + 0.5 V$                                                                                                     | -1.5     |        | 1.5       | %V <sub>OUT</sub> |
| *001                                                               | Overall accuracy                   | $ V_{OUT(nom)}  + 1 V \le  V_{IN}  \le 20 V$<br>1 mA $\le I_{OUT} \le 200 \text{ mA}$                                                                      | -2.5     |        | 2.5       | %V <sub>OUT</sub> |
| $\left \frac{\Delta V_{OUT}(\Delta V_{IN})}{V_{OUT(NOM)}}\right $  | Line regulation                    | $T_{J} = 25^{\circ}C,  V_{OUT(nom)}  + 1 V \le  V_{IN}  \le 20 V$                                                                                          |          | 0.14   |           | %V <sub>OUT</sub> |
| $\left \frac{\Delta V_{OUT}(\Delta I_{OUT})}{V_{OUT(NOM)}}\right $ | Load regulation                    | T <sub>J</sub> = 25°C, 1 mA ≤ I <sub>OUT</sub> ≤ 200 mA                                                                                                    |          | 0.04   |           | %V <sub>OUT</sub> |
| IV I                                                               | Dropout voltage                    | V <sub>IN</sub> = 95% V <sub>OUT(nom)</sub> , I <sub>OUT</sub> = 100 mA                                                                                    |          | 216    |           | mV                |
| $ V_{DO} $                                                         | Dropout voltage                    | V <sub>IN</sub> = 95% V <sub>OUT(nom)</sub> , I <sub>OUT</sub> = 200 mA                                                                                    |          | 500    | 800       | mV                |
| I <sub>CL</sub>                                                    | Current limit                      | $V_{OUT} = 90\% V_{OUT(nom)}$                                                                                                                              | 200      | 330    | 500       | mA                |
|                                                                    | Ground current                     | I <sub>OUT</sub> = 0 mA                                                                                                                                    |          | 55     | 100       | μΑ                |
| I <sub>GND</sub>                                                   | Ground current                     | I <sub>OUT</sub> = 100 mA                                                                                                                                  |          | 950    |           | μA                |
| 11 1                                                               | Chutdown gunnly gurrent            | V <sub>EN</sub> = 0.4 V                                                                                                                                    |          | 1      | 5         | μΑ                |
| I <sub>SHDN</sub>                                                  | Shutdown supply current            | $V_{EN} = -0.4 \text{ V}$                                                                                                                                  |          | 1      | 5         | μΑ                |
| $I_{FB}$                                                           | Feedback current (3)               |                                                                                                                                                            |          | 14     | 100       | nA                |
|                                                                    |                                    | $V_{EN} =  V_{IN}  =  V_{OUT(nom)}  + 1 V$                                                                                                                 |          | 0.48   | 1         | μΑ                |
| I <sub>EN</sub>                                                    | Enable current                     | $V_{IN} = V_{EN} = -20 \text{ V}$                                                                                                                          |          | 0.51   | 1         | μΑ                |
|                                                                    |                                    | $V_{IN} = -20 \text{ V}, V_{EN} = 15 \text{ V}$                                                                                                            |          | 0.50   | 1         | μΑ                |
| V                                                                  | Desitive enable high level voltage | $T_{J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                                                                                                      | 2        |        | 15        | V                 |
| V <sub>EN(+HI)</sub>                                               | Positive enable high-level voltage | $T_J = -40$ °C to 85°C                                                                                                                                     | 1.8      |        | 15        |                   |
| V <sub>EN(+LO)</sub>                                               | Positive enable low-level voltage  |                                                                                                                                                            | 0        |        | 0.4       | V                 |
| V <sub>EN(-HI)</sub>                                               | Negative enable high-level voltage |                                                                                                                                                            | $V_{IN}$ |        | -2        | V                 |
| V <sub>EN(-LO)</sub>                                               | Negative enable low-level voltage  |                                                                                                                                                            | -0.4     |        | 0         | V                 |
| V <sub>n</sub>                                                     | Output noise voltage               | $\begin{split} V_{IN} = -3 \ V, \ V_{OUT(nom)} = V_{REF}, \ C_{OUT} = 10 \ \mu F, \\ BW = 10 \ Hz \ to \ 100 \ kHz \end{split}$                            |          | 80     |           | $\mu V_{RMS}$     |
| PSRR                                                               | Power-supply rejection ratio       | $\begin{split} V_{\text{IN}} &= -6.2 \text{ V, } V_{\text{OUT(nom)}} = -5 \text{ V,} \\ C_{\text{OUT}} &= 10  \mu\text{F, } f = 1 \text{ kHz} \end{split}$ |          | 50     |           | dB                |
| Т                                                                  | Thermal shutdown temperature       | Shutdown, temperature increasing                                                                                                                           | 170      |        | °C        |                   |
| $T_{SD}$                                                           | momai shutuown temperature         | Reset, temperature decreasing                                                                                                                              |          | 150    |           | C                 |

At operating conditions,  $V_{IN} \le 0 \text{ V}$ ,  $V_{OUT(nom)} \le V_{REF} \le 0 \text{ V}$ . At regulation,  $V_{IN} \le V_{OUT(nom)} - |V_{DO}|$ .  $I_{OUT} > 0$  flows from OUT to IN. To ensure stability at no load conditions, a current from the feedback resistive network equal to or greater than 5  $\mu$ A is required.

I<sub>FB</sub> > 0 flows into the device.



# **Electrical Characteristics (continued)**

At  $T_J = -40^{\circ}\text{C}$  to 125°C,  $|V_{IN}| = |V_{OUT(nom)}| + 1 \text{ V or } |V_{IN}| = 3 \text{ V (whichever is greater)}$ ,  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $C_{IN} = 2.2 \, \mu\text{F}$ , and the FB pin tied to OUT, unless otherwise noted.<sup>(1)</sup>

|       | PARAMETER                      | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-------|--------------------------------|-----------------|-----|-----|-----|------|
| $T_J$ | Operating junction temperature |                 | -40 |     | 125 | °C   |



# 6.6 Typical Characteristics

At  $T_J = -40^{\circ}C$  to 125°C,  $|V_{IN}| = |V_{OUT(nom)}| + 1$  V or  $|V_{IN}| = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 1$  mA,  $C_{IN} = 2.2$  µF, and the FB pin tied to OUT, unless otherwise noted.



Copyright © 2011–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

At  $T_J = -40^{\circ}C$  to 125°C,  $|V_{IN}| = |V_{OUT(nom)}| + 1$  V or  $|V_{IN}| = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 1$  mA,  $C_{IN} = 2.2$   $\mu$ F, and the FB pin tied to OUT, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

At  $T_J = -40^{\circ}C$  to 125°C,  $|V_{IN}| = |V_{OUT(nom)}| + 1$  V or  $|V_{IN}| = 3$  V (whichever is greater),  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 1$  mA,  $C_{IN} = 2.2$   $\mu$ F, and the FB pin tied to OUT, unless otherwise noted.





Figure 13. Enable Threshold Voltage vs Temperature







Figure 15. Power-Supply Rejection Ratio

Figure 16. Load Regulation



Figure 17. Output Spectral Noise Density

# 7 Detailed Description

#### 7.1 Overview

The TPS7A3401 device is a wide  $V_{IN}$ , low-noise, 150-mA linear regulator (LDO). This device features an enable pin, programmable soft-start, current limiting, and thermal protection circuitry that allow the device to be used in a wide variety of applications. As a bipolar-based device, the TPS7A3401 device is ideal for high-accuracy, high-precision applications at higher voltages.

#### 7.2 Functional Block Diagram



# 7.3 Feature Description

#### 7.3.1 Internal Current Limit

The fixed internal current limit of the TPS7A3401 device helps protect the regulator during fault conditions. The maximum amount of current the device can source is the current limit (330 mA, typical), and it is largely independent of output voltage. For reliable operation, do not operate the device in current limit for extended periods of time.

#### 7.3.2 Enable Pin Operation

The TPS7A3401 device provides a dual polarity enable pin (EN) that turns on the regulator when  $|V_{EN}| > 2 \text{ V}$ , whether the voltage is positive or negative, as shown in Figure 18.

This functionality allows for different system power management topologies:

- Connecting the EN pin directly to a negative voltage, such as V<sub>IN</sub>, or
- Connecting the EN pin directly to a positive voltage, such as the output of digital logic circuitry.



### **Feature Description (continued)**



Figure 18. Enable Pin Positive and Negative Threshold

#### 7.4 Device Functional Modes

#### 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is at least as high as the |V<sub>IN(min)</sub>|.
- The input voltage magnitude is greater than the nominal output voltage magnitude added to the dropout voltage.
- $|V_{EN}| > |V_{EN(HI)}|$
- · The output current is less than the current limit.
- The device junction temperature is less than the maximum specified junction temperature.

#### 7.4.2 Dropout Operation

If the input voltage magnitude is lower than the nominal output voltage magnitude plus the specified dropout voltage magnitude, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage magnitude is the same as the input voltage magnitude minus the dropout voltage magnitude. The transient performance of the device is significantly degraded because the pass device (as a bipolar junction transistor, or BJT) is in saturation and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

#### 7.4.3 Disabled

The device is disabled under the following conditions:

- |V<sub>EN</sub>| < |V<sub>EN(HI)</sub>|
- The device junction temperature is greater than the thermal shutdown temperature.

Table 1 shows the conditions that lead to the different modes of operation.

**Table 1. Device Functional Mode Comparison** 

| OPERATING MODE                                         | PARAMETER                                                   |                         |                                    |                        |  |  |  |
|--------------------------------------------------------|-------------------------------------------------------------|-------------------------|------------------------------------|------------------------|--|--|--|
| OPERATING MODE                                         | V <sub>IN</sub>                                             | V <sub>EN</sub>         | I <sub>OUT</sub>                   | T <sub>J</sub>         |  |  |  |
| Normal mode                                            | $ V_{IN}  > \{  V_{OUT(nom)}  +  V_{DO} ,  V_{IN(min)}  \}$ | $ V_{EN}  >  V_{(HI)} $ | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 125°C |  |  |  |
| Dropout mode                                           | $ V_{IN(min)}  <  V_{IN}  <  V_{OUT(nom)}  +  V_{DO} $      | $ V_{EN}  >  V_{(HI)} $ |                                    | T <sub>J</sub> < 125°C |  |  |  |
| Disabled mode (any true condition disables the device) | _                                                           | $ V_{EN}  <  V_{(HI)} $ |                                    | T <sub>J</sub> > 170°C |  |  |  |

Product Folder Links: TPS7A3401

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS7A3401 device belongs to a family of new generation linear regulators that use an innovative bipolar process to achieve ultralow-noise. As a bipolar-based device, the TPS7A3401 device is ideal for high-accuracy, high-performance analog applications at higher voltages.

#### 8.1.1 Adjustable Operation

The TPS7A3401 device has an output voltage range from -1.174 V to -18 V. The nominal output voltage of the device is set by two external resistors, as shown in Figure 19.



Figure 19. Adjustable Operation for Maximum AC Performance

 $R_1$  and  $R_2$  can be calculated for any output voltage range using the formula shown in Equation 1. To ensure stability under no load conditions, this resistive network must provide a current equal to or greater than 5  $\mu$ A.

$$R_1 = R_2 \left( \frac{V_{OUT}}{V_{FB(nom)}} - 1 \right), \text{ where } \frac{|V_{FB(nom)}|}{R_2} > 5\mu A$$
(1)

If greater voltage accuracy is required, consider the output voltage offset contributions because of the feedback pin current and use 0.1% tolerance resistors.

#### 8.1.2 Transient Response

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude but increases duration of the transient response.

#### 8.1.3 Post DC-DC Converter Filtering

Most of the time, the voltage rails available in a system do not match the voltage specifications demanded by one or more of its circuits; these rails must be stepped up or down, depending on specific voltage requirements.

DC-DC converters are the preferred solution to step up or down a voltage rail when current consumption is not negligible. They offer high-efficiency with minimum heat generation, but they have one primary disadvantage: they introduce a high-frequency component, and the associated harmonics, on top of the DC output signal.

This high-frequency component, if not filtered properly, degrades analog circuitry performance, reducing overall system accuracy and precision.

The TPS7A3401 device offers a wide-bandwidth, very high power-supply rejection ratio. This specification makes it ideal for post DC-DC converter filtering, as shown in Figure 20. TI highly recommends using the maximum performance schematic shown in Figure 19. Also, verify that the fundamental frequency (and its first harmonic, if possible) is within the bandwidth of the regulator PSRR, shown in Figure 15.

Submit Documentation Feedback

Product Folder Links: TPS7A3401



# **Application Information (continued)**



Figure 20. Post DC-DC Converter Regulation to High-Performance Analog Circuitry

### 8.1.4 Power for Precision Analog

One of the primary applications of the TPS7A3401 device is to provide ultralow-noise voltage rails to high-performance analog circuitry to maximize system accuracy and precision.

The TPS7A3401 negative high-voltage linear regulator provides ultralow noise positive and negative voltage rails to high-performance analog circuitry, such as operational amplifiers, ADCs, DACs, and audio amplifiers.

Because of the ultralow noise levels at high voltages, analog circuitry with high-voltage input supplies can be used. This characteristic allows for high-performance analog solutions to optimize the voltage range, maximizing system accuracy.

#### 8.2 Typical Application



Figure 21. Maximize PSRR Performance and Minimize RMS Noise

# 8.2.1 Design Requirements

The design goals are  $V_{IN} = -3$  V,  $V_{OUT} = -1.2$  V, and  $I_{OUT} = 150$  mA, maximum. The input supply comes from a supply on the same printed-circuit-board (PCB). The design circuit is shown in Figure 19.

Product Folder Links: TPS7A3401

The design space consists of  $C_{IN}$ ,  $C_{OUT}$ ,  $C_{FF}$ ,  $R_1$ , and  $R_2$ , at  $T_{A(max)} = 75$ °C.

nts Incorporated Submit Documentation Feedback



# **Typical Application (continued)**

#### 8.2.2 Detailed Design Procedure

The first step when designing with a linear regulator is to examine the maximum load current along with the input and output voltage requirements to determine if the device thermal and dropout voltage requirements can be met. At 150 mA, the input dropout voltage of the TPS7A3401 family is a maximum of 800 mV over temperature; therefore, the dropout headroom of 1.8 V is sufficient for operation over both input and output voltage accuracy. Dropout headroom is calculated as  $V_{\text{IN}} - V_{\text{OUT}} - V_{\text{DO(max)}}$ , and should be greater than 0 for reliable operation.  $V_{\text{DO(max)}}$  is the maximum dropout allowed, given worst-case load conditions.

The maximum power dissipated in the linear regulator is the maximum voltage dropped across the pass element from the input to the output, multiplied by the maximum load current. In this example, the maximum voltage drop across in the pass element is |3 V - 1.2 V|, giving us a  $\text{V}_{\text{DO}} = 1.8 \text{ V}$ . The power dissipated in the pass element is calculated by taking this voltage drop multiplied by the maximum load current. For this example, the maximum power dissipated in the linear regulator is 0.273 W, and is calculated using Equation 2.

$$P_{D} = (V_{DO}) (I_{MAX}) + (V_{IN}) (I_{O})$$
 (2)

Once the power dissipated in the linear regulator is known, the corresponding junction temperature rise can be calculated. To calculate the junction temperature rise above ambient, the power dissipated must be multiplied by the junction-to-ambient thermal resistance. This calculation gives the worst-case junction temperature; good thermal design can significantly reduce this number. For thermal resistance information, refer to *Thermal Information*. For this example, using the DGN package, the maximum junction temperature rise is calculated to be 17.3°C. The maximum junction temperature rise is calculated by adding junction temperature rise to the maximum ambient temperature, which is 75°C for this example. For this example, the designer calculates the maximum junction temperature is 92.3°C. Keep in mind the maximum junction temperate must be less than 125°C for reliable device operation. Additional ground planes, added thermal vias, and air flow all help to lower the maximum junction temperature.

Use the following equations to pick the rest of the components:

To ensure stability under no-load conditions, the current through the resistor network must be greater than 5  $\mu$ A, as shown in Equation 3.

$$\frac{V_{FB}}{R_2} > 5\mu A \rightarrow R_2 < 242.4 \text{ k}\Omega \tag{3}$$

To set  $R_2 = 100 \text{ k}\Omega$  for a standard 1% value resistor, we calculate  $R_1$  as shown in Equation 4.

$$R_1 = R_2 \left( \frac{V_{OUT}}{V_{REF(nom)}} - 1 \right) = 100 \text{ k}\Omega \left( \frac{1.2 \text{ V}}{1.176 \text{ V}} - 1 \right) = 2.04 \text{ k}\Omega$$
(4)

Use a standard, 1%,  $2.05-k\Omega$  resistor for  $R_1$ .

For  $C_{IN}$ , assume that the -3-V supply has some inductance, and is placed several inches away from the PCB. For this case, we select a 2.2- $\mu$ F ceramic input capacitor to ensure that the input impedance is negligible to the LDO control loop while keep the physical size and cost of the capacitor low; this component is a common-value capacitor.

For better PSRR for this design, use a 10-µF input and output capacitor. To reduce the peaks from transients but slow down the recovery time, increase the output capacitor size or add additional output capacitors.

#### 8.2.2.1 Capacitor Recommendations

Low-ESR capacitors should be used for the input, output, noise reduction, and feed-forward capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved overtemperature performance, while ceramic X5R capacitors are the most cost-effective and are available in higher values.

High-ESR capacitors may degrade PSRR.

#### 8.2.2.1.1 Input and Output Capacitor Requirements

The TPS7A3401 negative, high-voltage linear regulator achieves stability with a minimum input and output capacitance of 2.2 μF; however, TI highly recommends using a 10-μF capacitor to maximize AC performance.

Product Folder Links: TPS7A3401



# **Typical Application (continued)**

#### 8.2.2.1.2 Feed-Forward Capacitor Requirements

Although feed-forward capacitors (C<sub>FF</sub>) are not needed to achieve stability, TI highly recommends using 10-nF capacitors to minimize noise and maximize AC performance.

For more information on  $C_{FF}$ , refer to Application Report, *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* (SBVA042). This application report explains the advantages of using  $C_{FF}$  (also known as  $C_{BYP}$ ), and the problems that can occur while using this capacitor.

#### 8.2.3 Application Curves



#### 8.3 Do's and Don'ts

Place at least one, low-ESR, 2.2-µF capacitor as close as possible to both the IN and OUT terminals of the regulator to the GND pin.

Provide adequate thermal paths away from the device.

Do not place the input or output capacitor more than 10 mm away from the regulator.

Do not exceed the absolute maximum ratings.

Do not float the Enable (EN) pin.

# 9 Power Supply Recommendations

The input supply for the LDO should be within its recommended operating conditions, that is, from -3 V to -20 V. The input voltage should provide adequate headroom in order for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low-ESR can help improve the output noise performance.

The input and output supplies should also be bypassed with at least a 2.2-µF capacitor located near the input and output pins. There should be no other components located between these capacitors and the pins.

Copyright © 2011–2015, Texas Instruments Incorporated



# 10 Layout

#### 10.1 Layout Guidelines

Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with an X5R or X7R dielectric.

The GND pin should be tied directly to the PowerPAD under the IC. The PowerPAD should be connected to any internal PCB ground planes using multiple vias directly under the IC.

Equivalent series inductance (ESL) and equivalent series resistance (ESR) must be minimized to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ ,  $C_{OUT}$ ,  $C_{FF}$ ) must be placed as close as possible to the device and on the same side of the PCB as the regulator itself.

Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because these circuits may impact system performance negatively, and even cause instability.

#### 10.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve AC performance (such as PSRR, output noise, and transient response), TI recommends designing the board with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane star connected only at the GND pin of the device.

#### 10.2 Layout Example



NOTE:  $C_{IN}$  and  $C_{OUT}$  are size 1208 capacitors, while  $R_1$  and  $R_2$  are size 0402.

Figure 24. PCB Layout Example (DGN Package)



#### 10.3 Thermal Considerations

Thermal protection disables the output when the junction temperature rises to approximately 170°C, allowing the device to cool. When the junction temperature cools to approximately 150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle ON and OFF. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to a maximum of 125°C. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS7A3401 device has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A3401 device into thermal shutdown degrades device reliability.

#### 10.4 Power Dissipation

The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data or JEDEC low- and high-K boards are given in *Thermal Information*. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation ( $P_D$ ) can be approximated by the product of the output current times the voltage drop across the output pass element, as shown in Equation 5.

$$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$
(5)

Power dissipation that results from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit.

Figure 25 shows the maximum ambient temperature versus the power dissipation of the TPS7A3401 device. Figure 25 presumes the device is soldered on a JEDEC standard, high-K layout with no airflow over the board. Actual board thermal impedances vary widely. If the application requires high power dissipation, having a thorough understanding of the board temperature and thermal impedances is helpful to ensure the TPS7A3401 device does not operate above a junction temperature of 125°C.



Figure 25. Maximum Ambient Temperature (°C) vs Power Dissipation

(6)



### **Power Dissipation (continued)**

Estimating the junction temperature can be done by using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , shown in *Thermal Information*. These metrics are a more accurate representation of the heat transfer characteristics of the die and the package than  $R_{\theta JA}$ . The junction temperature can be estimated with Equation 6.

$$\begin{split} \Psi_{JT} \colon & T_J = T_T + \Psi_{JT} \bullet P_D \\ \Psi_{JB} \colon & T_J = T_B + \Psi_{JB} \bullet P_D \end{split}$$

#### where

- P<sub>D</sub> is the power dissipation shown by Equation 5,
- T<sub>T</sub> is the temperature at the center-top of the IC package,
- T<sub>B</sub> is the PCB temperature measured 1 mm away from the IC package on the PCB surface.

#### **NOTE**

Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the application note *Using New Thermal Metrics* (SBVA025), available for download at www.ti.com.



# 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS7A3401. The TPS7A3401EVM-042 evaluation module (and related user's guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 11.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS7A3401 is available through the product folder under the *Tools & Software* tab.

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator, SBVA042.
- Using New Thermal Metrics, SBVA025.
- TPS7A3401EVM-042 Evaluation Module User's Guide, SLVU428.

#### 11.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2011–2015, Texas Instruments Incorporated



# PACKAGE OPTION ADDENDUM

20-Mar-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TPS7A3401DGNR    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PPKQ                 | Samples |
| TPS7A3401DGNT    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PPKQ                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

20-Mar-2015

| n no event shall TI's liability arising out of such information | exceed the total purchase price of the TI part(s) at issue | in this document sold by TI to Customer on an annual basis. |
|-----------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|
|-----------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS7A3401DGNR | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPS7A3401DGNT | MSOP-<br>Power<br>PAD | DGN                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device        | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPS7A3401DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TPS7A3401DGNT | MSOP-PowerPAD | DGN             | 8    | 250  | 210.0       | 185.0      | 35.0        |

DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

#### PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters



# DGN (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.